System-on-Chip Design Verification Engineer

Taiwan Electronic System Design Automation

Ver: 150

Dia de atualização: 05-11-2024

Localização: Hsinchu County

Categoria: Outro

Indústria:

Tipo de empregos: Full-time

Loading ...

Conteúdo do emprego

We are an innovation driven technology company focusing on novel architecture level design tool development. You will able to build the rare and sought-after skill of linking the expertise between hardware and software design through the working experience.

The working environment is an open, flexible and vibrant one without all the bureaucracies of big companies.

We’re looking for 3~5 junior/senior digital design verification engineers. As a design verification engineer at TESDA, you’ll be able to access and verify the design and implementation of hugely complex SoC from world class companies. If you are looking for a position that can offer both challenges and work-life balance, TESDA is the place to be!

【What you are expected to do】

Verify digital designs of large SoCs using advanced verification methodologies such as UVM.

Build reusable bus functional models, monitors, checkers and scoreboards with coverage driven methodology.

Understand the design and implementation, define the verification scope, develop the verification infrastructure.

Write and execute test plan to verify a design in a timely manner.

【What We are looking for】

Bachelors, Masters Degree or Ph.D in Electrical Engineering or Computer Science or Computer Engineering or related majors.

Background or interest in verification at Unit/Sub-system/SOC level and expertise in SystemVerilog.

Experience of random stimulus with functional coverage and assertion-based verification methodologies.

Experience in verification methodologies like UVM/VMM and exposure to industry standard verification tools for simulation and debug.

At least 2 years of relevant experience, school or industry are OK.

【What others can make you an excellent fit】

Expertise in bus or interconnect protocols (e.g. AXI, AHB, APB) a big plus.

Background in verifying complex ARM/RISC-V based system, understanding RTL designs, and have experience in modeling of digital circuits a big plus.

SystemVerilog, SystemC, C/C++ programming language experience.

Good debugging and analytical skills.

An open mindset & dream to work in an open and lively environment!

Loading ...
Loading ...

Data limite: 20-12-2024

Clique para aplicar para o candidato livre

Aplicar

Loading ...

EMPREGOS SEMELHANTES

Loading ...
Loading ...