ジョブタイプ: Full-time

Loading ...

仕事内容

Minimum qualifications:

  • Master’s degree in Computer Science, Electrical Engineering, a related field, or equivalent practical experience.
  • 5 years of experience in ASIC chip design team.
  • Experience with hardware EDA tools.

Preferred qualifications:

  • Experience with

2023-06-16T11:58:56.760Z 135222192720749254 Power Management Modeling Architect, Silicon

Google welcomes people with disabilities.

Minimum qualifications:
  • Bachelor’s degree in Electrical Engineering or equivalent practical experience.
  • 3 years of experience in power management or firmware development.
  • Experience in C/C++ programming.

Preferred qualifications:
  • Advanced degree in Electronics, Computer Engineering or Computer Science, with an emphasis on computer architecture and performance and power analysis.
  • Experience modeling and validation in TLM environments such as SystemC or Gem5.
  • Experience with power management drivers development.
  • Knowledge of Dynamic Voltage Frequency Scaling (DVFS), idle power management, and system mitigation.
  • Knowledge of the impact of software and architectural design decisions on power and thermal behavior of the system, such as thermal mitigation and scheduling, and cross-layer policy design.

About The Job

Our computational challenges are so big, complex and unique we can’t just purchase off-the-shelf hardware, we’ve got to make it ourselves. Your team designs and builds the hardware, software and networking technologies that power all of Google’s services. As a Hardware Engineer, you design and build the systems that are the heart of the world’s largest and most powerful computing infrastructure. You develop from the lowest levels of circuit design to large system design and see those systems all the way through to high volume manufacturing. Your work has the potential to shape the machinery that goes into our cutting-edge data centers affecting millions of Google users.

Google’s mission is to organize the world’s information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people’s lives better through technology.

Responsibilities

  • Define ASIC power management architecture details for an ASIC that includes functions (i.e. image compute, CPU/GPU) for maximum performance under power and thermal constraints.
  • Create and maintain software c-models for the SoC power management system, applicable at different design levels.
  • Implement, model, analyze, and test the performance of power management solutions on c-models.
  • Produce detailed documentation for the proposed implementation of power management scheme; produce detailed trade-off analysis for engineering reviews and product roadmap decisions.
  • Collaborating with software and the power architecture team to build system level designs and methods.

Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also Google’s EEO Policy and EEO is the Law. If you have a disability or special need that requires accommodation, please let us know by completing our Accommodations for Applicants form. https://careers.google.com/jobs/results/135222192720749254-power-management-modeling-architect/ FULL_TIME Google en-US HARDWARE_ENGINEERING onsite No Xindian District New Taipei City Taiwan

Google welcomes people with disabilities.

Minimum qualifications:

  • Bachelor’s degree in Electrical Engineering or equivalent practical experience.
  • 3 years of experience in power management or firmware development.
  • Experience in C/C++ programming.

Preferred qualifications:

  • Advanced degree in Electronics, Computer Engineering or Computer Science, with an emphasis on computer architecture and performance and power analysis.
  • Experience modeling and validation in TLM environments such as SystemC or Gem5.
  • Experience with power management drivers development.
  • Knowledge of Dynamic Voltage Frequency Scaling (DVFS), idle power management, and system mitigation.
  • Knowledge of the impact of software and architectural design decisions on power and thermal behavior of the system, such as thermal mitigation and scheduling, and cross-layer policy design.

About The Job

Our computational challenges are so big, complex and unique we can’t just purchase off-the-shelf hardware, we’ve got to make it ourselves. Your team designs and builds the hardware, software and networking technologies that power all of Google’s services. As a Hardware Engineer, you design and build the systems that are the heart of the world’s largest and most powerful computing infrastructure. You develop from the lowest levels of circuit design to large system design and see those systems all the way through to high volume manufacturing. Your work has the potential to shape the machinery that goes into our cutting-edge data centers affecting millions of Google users.

Google’s mission is to organize the world’s information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people’s lives better through technology.

Responsibilities

  • Define ASIC power management architecture details for an ASIC that includes functions (i.e. image compute, CPU/GPU) for maximum performance under power and thermal constraints.
  • Create and maintain software c-models for the SoC power management system, applicable at different design levels.
  • Implement, model, analyze, and test the performance of power management solutions on c-models.
  • Produce detailed documentation for the proposed implementation of power management scheme; produce detailed trade-off analysis for engineering reviews and product roadmap decisions.
  • Collaborating with software and the power architecture team to build system level designs and methods.

Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also Google’s EEO Policy and EEO is the Law. If you have a disability or special need that requires accommodation, please let us know by completing our Accommodations for Applicants form .
Loading ...
Loading ...

締切: 20-12-2024

無料の候補者に適用するにはクリックしてください

申し込む

Loading ...

同じ仕事

Loading ...
Loading ...